#### **AVR Overview**

The AVR is a modified Harvard architecture machine, where program and data are stored in separate physical memory systems that appear in different address spaces, but having the ability to read data items from program memory using special instructions.

#### **Basic families**

AVRs are generally classified into following:

### **tinyAVR** — the ATtiny series

- 1 0.5–16 kB program memory
- 2 6–32-pin package
- 3 Limited peripheral set

# **megaAVR** — the ATmega series

- 1 4–256 kB program memory
- 2 28–100-pin package
- 3 Extended instruction set (multiply instructions and instructions for handling larger program memories)
- 4 Extensive peripheral set

### **XMEGA** — the ATxmega series

- 1 16–384 kB program memory
- 2 44–64–100-pin package (A4, A3, A1)
- 3 32-pin package : XMEGA-E (XMEGA8E5)
- 4 Extended performance features, such as DMA, "Event System", and cryptography support.
- 5 Extensive peripheral set with ADCs

### **Application-specific AVR**

megaAVRs with special features not found on the other members of the AVR family, such as LCD controller, USB controller, advanced PWM, CAN, etc.

# **FPSLIC** (AVR with FPGA)

- 1 FPGA 5K to 40K gates
- 2 SRAM for the AVR program code, unlike all other AVRs
- 3 AVR core can run at up to 50 MHz

### 32-bit AVRs

In 2006 Atmel released microcontrollers based on the 32-bit AVR32 architecture. They include SIMD and DSP instructions, along with other audio- and video-processing features. This 32-bit family of devices is intended to compete with the ARM-based processors. The instruction set is similar to other RISC cores, but it is not compatible with the original AVR or any of the various ARM cores.

# AVR ATmega328 Microcontroller High-Level Block Diagram



Fig 1.2 ATmega 328 block diagram

# ATmega328 Pin-out



Fig 1.3 ATmega 328 Pin Diagram

#### **Device architecture**

Flash, EEPROM, and SRAM are all integrated onto a single chip, removing the need for external memory in most applications. Some devices have a parallel external bus option to allow adding additional data memory or memory-mapped devices. Almost all devices (except the smallest TinyAVR chips) have serial interfaces, which can be used to connect larger serial EEPROMs or flash chips.

### **Program memory**

Program instructions are stored in non-volatile flash memory. Although the MCUs are 8-bit, each instruction takes one or two 16-bit words.

The size of the program memory is usually indicated in the naming of the device itself (e.g., the ATmega64x line has 64 kB of flash, while the ATmega32x line has 32 kB).

There is no provision for off-chip program memory; all code executed by the AVR core must reside in the on-chip flash. However, this limitation does not apply to the AT94 FPSLIC AVR/FPGA chips.

# **Internal data memory**

The data address space consists of the register file, I/O registers, and SRAM.

### **Internal registers**

The AVRs have 32 single-byte registers and are classified as 8-bit RISC devices.

In the tinyAVR and megaAVR variants of the AVR architecture, the working registers are mapped in as the first 32 memory addresses  $(0000_{16}-001F_{16})$ , followed by 64 I/O registers  $(0020_{16}-005F_{16})$ . In devices with many peripherals, these registers are followed by 160 "extended I/O" registers, only accessible as memory-mapped I/O  $(0060_{16}-00FF_{16})$ .

Actual SRAM starts after these register sections, at address  $0060_{16}$  or, in devices with "extended I/O", at  $0100_{16}$ .

Even though there are separate addressing schemes and optimized opcodes for accessing the register file and the first 64 I/O registers, all can still be addressed and manipulated as if they were in SRAM.

The very smallest of the tinyAVR variants use a reduced architecture with only 16 registers (r0 through r15 are omitted) which are not addressable as memory locations. I/O memory begins at address  $0000_{16}$ , followed by SRAM. In addition, these devices have slight deviations from the standard AVR instruction set. Most notably, the direct load/store instructions (LDS/STS) have been reduced from 2 words (32 bits) to 1 word (16 bits), limiting the total direct addressable memory (the sum of both I/O and SRAM) to 128 bytes. Conversely, the indirect load

instruction's (LD) 16-bit address space is expanded to also include non-volatile memory such as Flash and configuration bits; therefore, the LPM instruction is unnecessary and omitted.

In the XMEGA variant, the working register file is not mapped into the data address space; as such, it is not possible to treat any of the XMEGA's working registers as though they were SRAM. Instead, the I/O registers are mapped into the data address space starting at the very beginning of the address space. Additionally, the amount of data address space dedicated to I/O registers has grown substantially to 4096 bytes (0000<sub>16</sub>–0FFF<sub>16</sub>). As with previous generations, however, the fast I/O manipulation instructions can only reach the first 64 I/O register locations (the first 32 locations for bitwise instructions). Following the I/O registers, the XMEGA series sets aside a 4096 byte range of the data address space, which can be used optionally for mapping the internal EEPROM to the data address space (1000<sub>16</sub>–1FFF<sub>16</sub>). The actual SRAM is located after these ranges, starting at 2000<sub>16</sub>.

# **GPIO** ports

Each GPIO port on a tiny or mega AVR drives up to eight pins and is controlled by three 8-bit registers: DDRx, PORTx and PINx, where x is the port identifier.

DDRx: Data Direction Register configures the pins as either inputs or outputs.

PORT*x*: Output port register. Sets the output value on pins configured as outputs. Enables or disables the pull-up resistor on pins configured as inputs.

PINx: Input register, used to read an input signal. On some devices (but not all, check the datasheet), this register can be used for pin toggling: writing a logic one to a PINxbit toggles the corresponding bit in PORTx, irrespective of the setting of the DDRx bit.<sup>[8]</sup>

xmegaAVR have additional registers for push/pull, totem-pole and pull-up configurations.

### **EEPROM**

Almost all AVR microcontrollers have internal EEPROM for semi-permanent data storage. Like flash memory, EEPROM can maintain its contents when electrical power is removed.

In most variants of the AVR architecture, this internal EEPROM memory is not mapped into the MCU's addressable memory space. It can only be accessed the same way an external peripheral device is, using special pointer registers and read/write instructions, which makes EEPROM access much slower than other internal RAM.

However, some devices in the SecureAVR (AT90SC) family use a special EEPROM mapping to the data or program memory, depending on the configuration. The XMEGA family also allows the EEPROM to be mapped into the data address space.

Since the number of writes to EEPROM is not unlimited — Atmel specifies 100,000 write cycles in their datasheets — a well-designed EEPROM write routine should compare the contents of an

EEPROM address with desired contents and only perform an actual write if the contents need to be changed.

Note that erase and write can be performed separately in many cases, byte-by-byte, which may also help prolong life when bits only need to be set to all 1s (erase) or selectively cleared to 0s (write).

# **Program execution**

Atmel's AVRs have a two-stage, single-level pipeline design. This means the next machine instruction is fetched as the current one is executing. Most instructions take just one or two clock cycles, making AVRs relatively fast among eight-bit microcontrollers.

The AVR processors were designed with the efficient execution of compiled C code in mind and have several built-in pointers for the task.

# MCU speed

The AVR line can normally support clock speeds from 0 to 20 MHz, with some devices reaching 32 MHz Lower-powered operation usually requires a reduced clock speed. All recent (Tiny, Mega, and Xmega, but not 90S) AVRs feature an on-chip oscillator, removing the need for external clocks or resonator circuitry. Some AVRs also have a system clock prescaler that can divide down the system clock by up to 1024. This prescaler can be reconfigured by software during run-time, allowing the clock speed to be optimized.

Since all operations (excluding multiplication and 16-bit add/subtract) on registers R0–R31 are single-cycle, the AVR can achieve up to 1 MIPS per MHz, i.e. an 8 MHz processor can achieve up to 8 MIPS. Loads and stores to/from memory take two cycles, branching takes two cycles. Branches in the latest "3-byte PC" parts such as ATmega2560 are one cycle slower than on previous devices.

### **Development**

AVRs have a large following due to the free and inexpensive development tools available, including reasonably priced development boards and free development software. The AVRs are sold under various names that share the same basic core, but with different peripheral and memory combinations. Compatibility between chips in each family is fairly good, although I/O controller features may vary.

See external links for sites relating to AVR development.

#### **Features**

Current AVRs offer a wide range of features:

- 1. Multifunction, bi-directional general-purpose I/O ports with configurable, built-in pull-up resistors
- 2. Multiple internal oscillators, including RC oscillator without external parts
- 3. Internal, self-programmable instruction flash memory up to 256 kB (384 kB on XMega)
- 4. In-system programmable using serial/parallel low-voltage proprietary interfaces or JTAG
- 5. On-chip debugging (OCD) support through JTAG or debugWIRE on most devices
- 6. Internal data EEPROM up to 4 kB
- 7. Internal SRAM up to 16 kB (32 kB on XMega)
- 8. The external data space is overlaid with the internal data space, such that the full 64 kB address space does not appear on the external bus and accesses to e.g. address 0100<sub>16</sub> will access internal RAM, not the external bus.
- 9. 8-bit and 16-bit timers
- 10. PWM output (some devices have an enhanced PWM peripheral which includes a dead-time generator)
- 11. Input capture that record a time stamp triggered by a signal edge
- 12. Analog comparator
- 13. 10 or 12-bit A/D converters, with multiplex of up to 16 channels
- 14. 12-bit D/A converters
- 15. A variety of serial interfaces, including

I<sup>2</sup>C compatible Two-Wire Interface (TWI)

Synchronous/asynchronous serial peripherals (UART/USART) (used with RS-232, RS-485, and more)

Serial Peripheral Interface Bus (SPI)

Universal Serial Interface (USI): a multi-purpose hardware communication module that can be used to implement an SPI,  $I^{[10]}$   $I^2C^{[11][12]}$  or UART interface.

- 16. Watchdog timer (WDT)
- 17. Multiple power-saving sleep modes
- 18. Lighting and motor control (PWM-specific) controller models
- 19. CAN controller support
- 20. USB controller support
- 21. Ethernet controller support
- 22. LCD controller support
- 23. DMA controllers and "event system" peripheral communication.